Please use this identifier to cite or link to this item:
http://irepo.futminna.edu.ng:8080/jspui/handle/123456789/15058
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Okhaifoh Joseph, Idigo V.E | - |
dc.contributor.author | Agajo, James | - |
dc.date.accessioned | 2022-12-08T06:30:58Z | - |
dc.date.available | 2022-12-08T06:30:58Z | - |
dc.date.issued | 2012 | - |
dc.identifier.issn | 2277-3754 | - |
dc.identifier.uri | http://repository.futminna.edu.ng:8080/jspui/handle/123456789/15058 | - |
dc.description.abstract | Implementing hardware design in Field Programmable Gate Arrays (FPGAs) is a formidable task. There is more than one way to implement the digital FIR filter. Based on the design specification, careful choice of implementation method and tools can save a lot of time and work. MatLab is an excellent tool to design filters. There are toolboxes available to generate VHDL descriptions of the filters which reduce dramatically the time required to generate a solution. Time can be spent evaluating different implementation alternatives. Proper choice of the computation algorithms can help the FPGA architecture to make it efficient in terms of speed and/or area. | en_US |
dc.language.iso | en | en_US |
dc.publisher | International Journal of Engineering and Innovative Technology (IJEIT) | en_US |
dc.subject | Optimization | en_US |
dc.subject | Digital Filter | en_US |
dc.subject | Sinal Processing | en_US |
dc.title | Optimizing Digital Filter for Effective Signal Processing | en_US |
dc.type | Article | en_US |
Appears in Collections: | Computer Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
IJEIT1412201209_56.pdf | 663.93 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.